I just need someone to run the following vhdl code on FPGA and record a short demonstration video. Code - library IEEE; use IEEE.STD_LOGIC_1164.ALL; use IEEE.STD_LOGIC_ARITH.ALL; use IEEE.STD_LOGIC_UNSIGNED.ALL; entity ALU_2bit is Port ( A, B : in STD_LOGIC_VECTOR(1 downto 0); OP : in STD_LOGIC_VECTOR(1 downto 0); O : out STD_LOGIC_VECTOR(3 downto 0)); end ALU_2bit; architecture Behavioral of ALU_2bit is signal result : STD_LOGIC_VECTOR(2 downto 0); signal carry : STD_LOGIC; signal overflow : STD_LOGIC; begin process (A, B, OP) begin case OP is when "00" => -- Addition result <= ("0" & A) + ("0" & B); carry <= result(2); overflow <= '0' when carry = A(1) and carry = B(1) else '1'; when "01" => -- Subtraction result <= ("0" & A) - ("0" & B); carry <= not result(2); overflow <= '0' when carry = A(1) and carry /= B(1) else '1'; when "10" => -- AND result <= A and B; overflow <= '0'; when "11" => -- OR result <= A or B; overflow <= '0'; when others => result <= "000"; carry <= '0'; overflow <= '0'; end case; end process; O <= result & overflow; end Behavioral;

Database System Concepts
7th Edition
ISBN:9780078022159
Author:Abraham Silberschatz Professor, Henry F. Korth, S. Sudarshan
Publisher:Abraham Silberschatz Professor, Henry F. Korth, S. Sudarshan
Chapter1: Introduction
Section: Chapter Questions
Problem 1PE
icon
Related questions
Question

I just need someone to run the following vhdl code on FPGA and record a short demonstration video.

Code -

library IEEE; use IEEE.STD_LOGIC_1164.ALL; use IEEE.STD_LOGIC_ARITH.ALL; use IEEE.STD_LOGIC_UNSIGNED.ALL; entity ALU_2bit is Port ( A, B : in STD_LOGIC_VECTOR(1 downto 0); OP : in STD_LOGIC_VECTOR(1 downto 0); O : out STD_LOGIC_VECTOR(3 downto 0)); end ALU_2bit; architecture Behavioral of ALU_2bit is signal result : STD_LOGIC_VECTOR(2 downto 0); signal carry : STD_LOGIC; signal overflow : STD_LOGIC; begin process (A, B, OP) begin case OP is when "00" => -- Addition result <= ("0" & A) + ("0" & B); carry <= result(2); overflow <= '0' when carry = A(1) and carry = B(1) else '1'; when "01" => -- Subtraction result <= ("0" & A) - ("0" & B); carry <= not result(2); overflow <= '0' when carry = A(1) and carry /= B(1) else '1'; when "10" => -- AND result <= A and B; overflow <= '0'; when "11" => -- OR result <= A or B; overflow <= '0'; when others => result <= "000"; carry <= '0'; overflow <= '0'; end case; end process; O <= result & overflow; end Behavioral;

Expert Solution
steps

Step by step

Solved in 3 steps

Blurred answer
Knowledge Booster
Binary numbers
Learn more about
Need a deep-dive on the concept behind this application? Look no further. Learn more about this topic, computer-science and related others by exploring similar questions and additional content below.
Similar questions
  • SEE MORE QUESTIONS
Recommended textbooks for you
Database System Concepts
Database System Concepts
Computer Science
ISBN:
9780078022159
Author:
Abraham Silberschatz Professor, Henry F. Korth, S. Sudarshan
Publisher:
McGraw-Hill Education
Starting Out with Python (4th Edition)
Starting Out with Python (4th Edition)
Computer Science
ISBN:
9780134444321
Author:
Tony Gaddis
Publisher:
PEARSON
Digital Fundamentals (11th Edition)
Digital Fundamentals (11th Edition)
Computer Science
ISBN:
9780132737968
Author:
Thomas L. Floyd
Publisher:
PEARSON
C How to Program (8th Edition)
C How to Program (8th Edition)
Computer Science
ISBN:
9780133976892
Author:
Paul J. Deitel, Harvey Deitel
Publisher:
PEARSON
Database Systems: Design, Implementation, & Manag…
Database Systems: Design, Implementation, & Manag…
Computer Science
ISBN:
9781337627900
Author:
Carlos Coronel, Steven Morris
Publisher:
Cengage Learning
Programmable Logic Controllers
Programmable Logic Controllers
Computer Science
ISBN:
9780073373843
Author:
Frank D. Petruzella
Publisher:
McGraw-Hill Education